## caeleste ( Workshop on "CMOS detectors for high performance applications" 6-7 december 2011, Toulouse ### A 0.5 noise electrons<sub>RMS</sub> CMOS pixel Bart Dierickx <sup>(1)</sup>, Nayera Ahmed, Benoit Dupont <sup>(2)</sup>, Caeleste <sub>CVBA</sub>, Antwerp, Belgium <u>www.caeleste.be</u> - (1) Also with VUB, Brussels, Belgium - (2) Also with Université Paris Nord XIII, France #### Outline - Introduction - The principle - The measurement - Conclusions and further work ## What is "near" photon counting? ## THE PRINCIPLE Reduction of 1/f and RTS noise by - ⇒ Cycling the MOSFET between inversion and accumulation, creating "un-correlation" - ⇒ Sampling the signal during inversion - ⇒ Oversampling and averaging ### pMOSFET 1/f noise Filled oxide state + hole ⇔ empty oxide trap empty oxide state + hole ⇔ filled oxide trap # Fermi statistics Caeleste of interface states in inversion # Fermi statistics Caeleste of interface states in accumulation # McWorther theory of 1/f noise #### ⇒ Oxide/interface states act as traps ⇒ Fill or empty (capture&emission) while interacting with the inversion charges #### ⇒ Time constants for capture and emission - ⇒ vary between <ns and >days - ⇒ Responsible for 1/f spectrum = long correlation time #### ⇒ Correlation in 1/f noise ⇒ as consecutive samples are strongly correlated, oversampling does NOT help. ## Cycling inversion-accumulation Caeleste #### Pulling the MOSFET in accumulation - ⇒For a pMOSFET, interface is now populated by electrons - ⇒Traps are now strongly pressured to be "filled" #### When coming back to inversion - ⇒traps are (mostly) "filled" - Hence <u>their memory is erased</u> - Hence their correlation time is reset to zero - The spectrum of the noise of the re-created signal becomes "white" # 1/f noise is whitened "laundried" Caeleste #### Does not mean that the noise is reduced! ⇒Probably the amplitude remains the same and may even have increased #### Correlation time is reduced - ⇒to a time shorter than the cycling period - ⇒Sampling the noise over multiple inversion/accumulation cycles results in uncorrelated samples - ⇒Oversampling helps to reduce the noise, ~as the square root of the number of samples. # Noise breakdown [% of raw] ## Noise breakdown [e-RMS] Caeleste ## THE MEASUREMENT On a 4T CMOS pixel - ⇒ In CTIA configuration to obtain a ~1000µV/e- charge conversion factor - ⇒ Obtain 0.5 noise electrons RMS ## Setup of demonstrator #### **4T CMOS** pixel test structure - ⇒ 100µm standalone test structure, ~7µm MOSFET area - ⇒ Special 4T topology (CTIA/SF) using nMOS+pMOS - ⇒ high fill factor; compatible with backside illumination. - ⇒ Used in CTIA mode #### **Result obtained** - ⇒ Very high charge to voltage conversion: >1000µV/e- - $\Rightarrow$ Zero point something (0.5) electrons<sub>RMS</sub> read noise in the dark. - ⇒ Uncertainty of accuracy - ⇒ Invitation to interested groups & PhD to provide independent confirmation of results. # The XCNOV/B/TI "1 pixel test structure" ## caeleste Column electronics and IO rail standalone pixel "CTIA" ## The XCNOV/B/TI pixel 14 March 2018 ### Measurements raw output while inversion/accumulation cycling ~150 such i/a cycles make up 1 measurement (1 frame, 1 pixel reading) ### Measurements # Noise as function of Caeleste inversion/accumumation amplitude Measurement inaccuracy mainly due to difficulty to measure CVF ### Further observations - ✓ Yes, one can use such pixel as a synchronous pixel too - But remember that DCSN becomes extremely critical: cool down or use very short storage times #### √ Use the same pixel as - As a shared pixel - As CTIA (high gain) or as a SF (low gain) #### ✓ The price of oversampling - 10x noise reduction ⇒ ≥100x oversampling? Yes - But 2x noise reduction ⇒ just ≥4x oversampling - Even without oversampling the noise is decent (2e-) # Pixel cross section to obtain high FF ## caeleste # CONCLUSIONS AND FURTHER WORK - ⇒ Conclusions and further works - ⇒ Annexes # Conclusions and further work - ⇒ Significant effect on 1/f & RTS noise - ⇒ Pixel with ~0.5 e⁻<sub>RMS</sub> demonstrated - ⇒ Refine readout/column structure - ⇒ Oversampling ADC architectures - ⇒ Large array design ### Thank you! (see also: www.caeleste.be) ## Do we need sub-electron noise? ## ANNEX 2 Caeleste ## Cycling inversion-accumulation The decrease of "random telegraph signal" noise in metal-oxidesemiconductor field-effect transistors when cycled from inversion to accumulation B. Dierickx and E. Simoen I.M.E.C. v.z.w., Kapeldreef 75, B-3001 Leuven, Belgium (Received 27 August 1991; accepted for publication 14 November 1991) The low-frequency (LF) noise behavior of metal-oxide-semiconductor field-effect transistors (MOSFETs) is studied when cycled between inversion and accumulation. On large-area devices the decrease of the LF noise is systematically found, and supports the observations by Bloom and Nemirovsky [Appl. Phys. Lett. 58, 1664 (1991)]. The random telegraph signal (RTS) noise observed in small (submicrometer) devices disappears when the transistor is cycled into accumulation. The drop in LF noise observed may thus be explained by the fact that most or all of the RTSs, which are caused by carrier trapping into slow oxide states, no longer contribute to the noise of the system. The method indicates a possibility to separate the contributions of different sources of 1/f noise in MOSFETs. #### **ANNEX 2** FIG. 1. Equivalent noise voltage spectra for an nMOSFET when cycled from normal operation to different states. $W \times L = 3.5 \times 3.5 \ \mu \text{m}$ (effective). $I_{DS} = 10 \ \mu \text{A}$ , $V_{GS1} = 1.38 \ \text{V}$ , $V_{GS2} = \text{indicated}$ , $V_{DS} = 1 \ \text{V}$ , $f_{\text{cycle}} = 10 \ \text{kHz}$ .